

### Intel Core i7



Highlighted above: Significant investment of silicon area to "predict branches".

• In the past couple of slide sets we considered how to execute instructions "out-of-order".

- In the past couple of slide sets we considered how to execute instructions "out-of-order".
- The key to out-of-order execution (with Tomasulo's algorithm) is finding instructions which do not have true data dependencies.

- In the past couple of slide sets we considered how to execute instructions "out-of-order".
- The key to out-of-order execution (with Tomasulo's algorithm) is finding instructions which do not have true data dependencies.
- Did not talk about how to handle branches: Branches limit number of instructions we can consider for dynamic scheduling.

- In the past couple of slide sets we considered how to execute instructions "out-of-order".
- The key to out-of-order execution (with Tomasulo's algorithm) is finding instructions which do not have true data dependencies.
- Did not talk about how to handle branches: Branches limit number of instructions we can consider for dynamic scheduling.
- In this slide set, we explore mechanisms for <u>predicting</u> the "outcome" of a branch long before executing the branch.

- In the past couple of slide sets we considered how to execute instructions "out-of-order".
- The key to out-of-order execution (with Tomasulo's algorithm) is finding instructions which do not have true data dependencies.
- Did not talk about how to handle branches: Branches limit number of instructions we can consider for dynamic scheduling.
- In this slide set, we explore mechanisms for <u>predicting</u> the "outcome" of a branch long before executing the branch.
- Requires a way to "recover" when the prediction is incorrect (our prediction techniques will be incorrect sometimes). We learn how to "recover" after incorrect predictions when using Tomasulo's algorithm in the next slide set. This slide set mainly focuses on how to make the predictions.

## Learning Objectives

After we finish this set of slides you should be able to:

- Describe the motivation for and purpose of a branch predictor and branch target buffer.
- Explain why it is possible to predict branch outcomes with relatively good accuracy.
- Describe three types of branch predictor and evaluate their operation in detail.

# Control Dependence (H&P 3.1)

 Intuition: An instruction X is control dependent on a branch B if whether instruction X executes is determined by the outcome of branch B.

```
if( p1 ) {
    S1; // S1 (statement 1) control dependent on p1
}
if (p2) {
    S2; // S2 control dependent on p2, not c.d. on p1
}
```

Control dependencies lead to control hazards. Earlier, we saw three approaches to dealing with control hazards: (1) wait for the branch to execute, (2) "predict not taken" (3) delayed branches,. In this slide set, we extend the "predict not taken" approach.

### **Control Hazards**

 Predict-not-taken. Expanded pipeline view, showing flushed instructions (assuming branch "resolved in execute"):

| Taken Branch         | Clock Cycle |    |    |      |      |     |     |     |  |
|----------------------|-------------|----|----|------|------|-----|-----|-----|--|
|                      | 1           | 2  | 3  | 4    | 5    | 6   | 7   | 8   |  |
| BEQZ R1, Label       | IF          | ID | EX | MEM  | WB   |     |     |     |  |
| branch +1 (PC+4)     |             | IF | ID | EX   | MEM  | WB  |     |     |  |
| branch + 2 (PC+8)    |             |    | IF | (ID) | (EX) | MEM | WB  |     |  |
| branch target (Label | )           |    |    | IF   | ID   | EX  | MEM | WB  |  |
| branch target. + 1   |             |    |    |      | IF   | ID  | EX  | MEM |  |
| branch target. + 2   |             |    |    |      |      | IF  | ID  | EX  |  |

Clock cycle 1: IF stage predicts "branch+1" is the next instruction to fetch.

Clock cycle 3: EX stage resolves branch, instructions in ID ("branch +1") and IF ("branch+2") turned into "no-ops"... they are "flushed",

# Branch Prediction Impact (5-stage pipeline) – Resolved in EX

| Correct Prediction | Clock Number |    |    |     |     |     |     |    |
|--------------------|--------------|----|----|-----|-----|-----|-----|----|
|                    | 1            | 2  | 3  | 4   | 5   | 6   | 7   | 8  |
| taken branch       | IF           | ID | EX | MEM | WB  |     |     |    |
| branch target      |              | IF | ID | EX  | MEM | WB  |     |    |
| branch target. + 1 |              |    | IF | ID  | EX  | MEM | WB  |    |
| branch target. + 2 |              |    |    | IF  | ID  | EX  | MEM | WB |

| Incorrect Prediction   | Clock Number |    |    |     |     |     |     |    |
|------------------------|--------------|----|----|-----|-----|-----|-----|----|
|                        | 1            | 2  | 3  | 4   | 5   | 6   | 7   | 8  |
| taken branch           | IF           | ID | EX | MEM | WB  |     |     |    |
| predicted next inst.   |              | IF | ID | nop | nop | nop |     |    |
| predicted next inst.+: |              |    | IF | nop | nop | nop | nop |    |
| actual next inst.      |              |    |    | IF  | ID  | EX  | MEM | WB |



- Waiting for branch to be executed incurs large penalty (related to number of pipeline stages between fetch and execute). If we correctly predict branch outcome, this penalty is "hidden".
- If branch prediction is wrong, we still pay the large penalty. Thus, important to build predictors that mispredict rarely.



- Waiting for branch to be executed incurs large penalty (related to number of pipeline stages between fetch and execute). If we correctly predict branch outcome, this penalty is "hidden".
- If branch prediction is wrong, we still pay the large penalty. Thus, important to build predictors that mispredict rarely.



- Waiting for branch to be executed incurs large penalty (related to number of pipeline stages between fetch and execute). If we correctly predict branch outcome, this penalty is "hidden".
- If branch prediction is wrong, we still pay the large penalty. Thus, important to build predictors that mispredict rarely.



- Waiting for branch to be executed incurs large penalty (related to number of pipeline stages between fetch and execute). If we correctly predict branch outcome, this penalty is "hidden".
- If branch prediction is wrong, we still pay the large penalty. Thus, important to build predictors that mispredict rarely.

In five stage pipeline processor we considered earlier is the target of a branch computed before the branch instruction itself is read from the instruction memory?

A: Yes, very sure

B: Yes, but not sure

C: Not sure

D: No, but not sure

E: No, very sure

In five stage pipeline processor we considered earlier is the target of a branch computed before the branch instruction itself is read from the instruction memory?

A: Yes, very sure

B: Yes, but not sure

C: Not sure

D: No, but not sure

E: No, very sure √

### Branch Instructions: Two Problems

#### Branch Instructions: Two Problems

- Problem 1: Is branch taken? ("direction")
  - Hardware to predict this: "Branch Predictor"
  - We will look at several designs

#### **Branch Instructions: Two Problems**

- Problem 1: Is branch taken? ("direction")
  - Hardware to predict this: "Branch Predictor"
  - We will look at several designs
- Problem 2: If taken, what is <u>target</u> PC?
  - Hardware to predict this: "Branch Target Buffer"
  - We will look at one design that works fairly well.

Quick Review: How are instructions fetched?

Recall, from Slide Set 4:



### Branches Predicted in Fetch Stage







- Method #1
  - Crystal ball!!



- Method #1
  - Crystal sall! (doesn't work)



- Method #1
  - Crystal sall (doesn't work)
- Method #2
  - Study history since "history repeats itself".
  - This works amazingly well in computer architecture
  - Past branch "behaviour" => excellent predictor of future branch "behaviour".

### **Example Prediction Problem**

```
Loop: ...

DSUBI R1,R1,#1

BNEZ R1,Loop; taken 9 times, not taken once
```

Observations: For this code, last branch outcome (taken, not taken) a good (but not perfect) predictor of next branch outcome. This turns out to be true for many branches.

# design hardware to use observation?













# Operation of 1-bit Branch Predictor

## Operation of 1-bit Branch Predictor

- Step 1: Making a Prediction:
  - Take n-bits of "PC" and use it to select a row in table. If entry in that row is "1", prediction is "taken" and if entry is "0", prediction is "not taken".
  - PC here is address of the branch instruction itself.

## Operation of 1-bit Branch Predictor

- Step 1: Making a Prediction:
  - Take n-bits of "PC" and use it to select a row in table. If entry in that row is "1", prediction is "taken" and if entry is "0", prediction is "not taken".
  - PC here is address of the branch instruction itself.
- Step 2: Updating Predictor
  - When we know the correct outcome of the branch update the entry in the table to be "1" if the actual outcome was "taken", and to "0" if the actual outcome was "not taken"

### Aside: Hash Tables

Some of you might have learned about "hash tables" in one of your programming courses. You might note that the hardware used for branch prediction does something similar. (If you don't remember, don't worry about it.)

# Example, cont'd

```
Loop: ...
DSUBI R1,R1,#1
```

BNEZ R1,Loop



|                    | ——time (loop iteration) ——→ |      |
|--------------------|-----------------------------|------|
| Predicted outcome: |                             |      |
| Actual outcome:    | TTTTTTTTNTTTTTTTTN          | ГТТТ |

|                    | <pre>— time (loop iteration) —</pre> |     |
|--------------------|--------------------------------------|-----|
| Predicted outcome: | ?                                    |     |
| Actual outcome:    | TTTTTTTTNTTTTTTTTTNT                 | TTT |

|                    | ——— time (loop iteration) ——— |  |
|--------------------|-------------------------------|--|
| Predicted outcome: | ?TTTTTTT                      |  |
| Actual outcome:    | TTTTTTTTNTTTTTTTTTNTTTT       |  |

What happens if branch taken 9 times in a row then not taken and we used 1-bit branch predictor?

A: Misprediction

B: Correct prediction

C: Not sure

What happens if branch taken 9 times in a row then not taken and we used 1-bit branch predictor?

A: Misprediction ✓

B: Correct prediction

C: Not sure

|                    | <pre>—— time (loop iteration) ——</pre> |  |
|--------------------|----------------------------------------|--|
| Predicted outcome: | ?TTTTTTT                               |  |
| Actual outcome:    | TTTTTTTTNTTTTTTTTTNTTTT                |  |



What happens if we encounter this loop many times using the 1-bit branch predictor?

A: 1 Misprediction each time loop is encountered

B: 2 Mispredictions each time loop is encountered

C: 9 Mispredictions each time loop is encountered

D: 10 Mispredictions each time is encountered

E: Not sure

What happens if we encounter this loop many times using the 1-bit branch predictor?

A: 1 Misprediction each time loop is encountered

B: 2 Mispredictions each time loop is encountered

C: 9 Mispredictions each time loop is encountered

D: 10 Mispredictions each time is encountered

E: Not sure







Problem: A branch that is almost always taken (not-taken) will mispredict twice each time branch is not-taken (taken).



Problem: A branch that is almost always taken (not-taken) will mispredict twice each time branch is not-taken (taken).



Problem: A branch that is almost always taken (not-taken) will mispredict twice each time branch is not-taken (taken).



# ideas to get rid of mispredictions?

Transitions determined by actual outcome of branch
T= "Taken"/ NT="not taken"
Current state provides
prediction:
T= "Taken"/ NT="not taken"

State encoding uses two bits (encoding is arbitrary)

#### Observations:

- Repeating T stays in '11' state
- Repeating NT stays in '00' state
- Two-in-a-row to change prediction
  - (T,NT) won't change prediction
  - (NT,T) won't change prediction







Transitions determined by actual outcome of branch
T= "Taken"/ NT="not taken"
Current state provides
prediction:
T= "Taken"/ NT="not taken"

State encoding uses two bits (encoding is arbitrary)

#### Observations:

- Repeating T stays in '11' state
- Repeating NT stays in '00' state
- Two-in-a-row to change prediction
  - (T,NT) won't change prediction
  - (NT,T) won't change prediction



Transitions determined by actual outcome of branch
T= "Taken"/ NT="not taken"
Current state provides
prediction:
T= "Taken"/ NT="not taken"

State encoding uses two bits (encoding

is arbitrary)

If in state 01, and predicted outcome is not-taken but actual branch outcome is taken, next state is:

A: 00

B: 01

C: 10

D: 11

'11' state
n '00' state
prediction
rediction



Transitions determined by <u>actual outcome</u> of branch T= "Taken"/ NT="not taken" Current state provides prediction:

T= "Taken"/ NT="not taken"

State encoding uses two bits (encoding

is arbitrary)

If in state 01, and predicted outcome is nottaken but actual branch outcome is taken, next state is:

00

'11' state n '00' state prediction rediction rediction



Transitions determined by <a href="actual outcome">actual outcome</a> of branch
T= "Taken"/ NT="not taken"
Current state provides
<a href="prediction">prediction</a>:
T= "Taken"/ NT="not taken"

State encoding uses two bits (encoding is arbitrary)

#### Observations:

- Repeating T stays in '11' state
- Repeating NT stays in '00' state
- Two-in-a-row to change prediction
  - (T,NT) won't change prediction
  - (NT,T) won't change prediction







Transitions determined by actual outcome of branch
T= "Taken"/ NT="not taken"
Current state provides
prediction:
T= "Taken"/ NT="not taken"

State encoding uses two bits (encoding is arbitrary)

#### Observations:

- Repeating T stays in '11' state
- Repeating NT stays in '00' state
- Two-in-a-row to change prediction
  - (T,NT) won't change prediction
  - (NT,T) won't change prediction



## 2-bit "Saturating Counter" Predictor



2-bit counter that is incremented after a taken branch, and decrement after a not-taken branch.

Prediction is simply most significant bit.

#### 2-Bit Predictor



Row 2n-1

Size of table (in bits) =  $2^n \times 2$  (n=# of PC bits used)

When <u>actual branch outcome</u> known, update entry in table. E.g., if actual outcome taken new state in row is "11"

upon current state. E.g., if in state

"10", saturating counter state

machine says predict "taken".

22

### Other 2-bit predictors

(there are 1000's of possible 2-bit state machines...)

| Benchmark | Optimal | "Counter" | N                                  |
|-----------|---------|-----------|------------------------------------|
| spice2g6  | 97.2    | 97.0      |                                    |
| doduc     | 94.3    | 94.3      |                                    |
| gcc       | 89.1    | 89.1      |                                    |
| espresso  | 89.1    | 89.1      |                                    |
| li        | 87.1    | 86.8      |                                    |
| eqntott   | 87.9    | 87.2      |                                    |
|           |         | *         | Initial state Predict NT Predict T |
|           |         | Study: F  | Ravi Nair. IBM. 1992               |

Study: Ravi Nair, IBM, 1992

Saturating 2-bit counter is close to "optimal" among all 2-bit state machines (though we will see better predictors).

Loop: ...

. . .

DSUBI R1,R1,#1

BNEZ R1,Loop

Question: What happens to our predictions if we encounter this loop many times using a 2-bit saturating counter branch predictor?

A: 1 Misprediction each time loop is encountered

B: 2 Mispredictions each time loop is encountered

C: 9 Mispredictions each time loop is encountered

D: 10 Mispredictions each time is encountered

E: Not sure

Loop: ...

. . .

DSUBI R1,R1,#1

BNEZ R1,Loop

Question: What happens to our predictions if we encounter this loop many times using a 2-bit saturating counter branch predictor?

A: 1 Misprediction each time loop is encountered ✓

B: 2 Mispredictions each time loop is encountered

C: 9 Mispredictions each time loop is encountered

D: 10 Mispredictions each time is encountered

E: Not sure

Loop: ...

. . .

DSUBI R1,R1,#1

BNEZ R1,Loop

Loop: ...

. . .

DSUBI R1,R1,#1

BNEZ R1,Loop

## 3-bit "Saturating Counter" Predictor



## **Branch Prediction "FAQ"**

- Important: Branch predictor only makes *predictions*. Correct predictions NOT necessary for correct program execution. Correct predictions improve performance. Hardware must check if predictions were correct when branch is executed. If wrong, "throw out" instructions following branch and start fetching again.
- Branch predictor used to reduce CPI (increase performance)
- There is a trade off between predictor size (silicon area), and the accuracy of the predictor.
- Significant innovation in branch predictor design 1985-2005.
- Typically around 95% correct prediction rate on real programs with <u>sophisticated</u> predictor designs (1-bit predictor: ~70-80%)
- Further improvements? Example: Going from 96% to 99%
  accuracy (factor of 4 fewer mispredictions) might uncover roughly
  twice as much instruction level parallelism in a typical program.

## Branch Target Buffer (BTB)

Do the "<u>target PC</u>" and the <u>instruction</u> at the memory location pointed to by the "target PC" both have the same binary representation (identical pattern of 1's and 0's)?

- A: Yes, highly confident (I'd bet \$100 I'm right)
- B: Yes, not certain (but I might bet a coffee)
- C: Not sure either way (I wouldn't bet anything)
- D: No, not certain (but I might bet a coffee)
- E: No, highly confident (I'd bet \$100 I'm right)

## Branch Target Buffer (BTB)

Do the "<u>target PC</u>" and the <u>instruction</u> at the memory location pointed to by the "target PC" both have the same binary representation (identical pattern of 1's and 0's)?

```
A: Yes, highly confident (I'd bet $100 I'm right)
```

B: Yes, not certain (but I might bet a coffee)

C: Not sure either way (I wouldn't bet anything)

D: No, not certain (but I might bet a coffee)

E: No √

## Branch Target Buffer (BTB)



- Many ways to perform "look up" operation
  - Simplest is to use m bits of PC to select a single row to compare left hand side address against entire PC (this is called a "direct mapped" cache structure)
- BTB is a form of cache (study caches in detail later)

## BTB Terminology

- In some designs, the BTB is combined with the branch predictor.
   Often the combined hardware is also called a BTB (even though it corresponds to a BTB and a branch predictor).
- This is not true in all designs
- Textbook uses BTB to mean BTB + branch predictor
- On 476 quiz/midterm/exam BTB means only the part of the hardware that predicts the branch target, not whether the branch is taken.

```
C code
if (d==0) // b1
  d=1;
if (d==1) { // bi
                                     9
```

```
C code
if (d==0) // b1
    d=1;
if (d==1) { // b2
    ...
}
```

```
MIPS64 Assembly

BNEZ R1,L1 ; branch <u>b1</u> (d!=0)

DADDI R1,R0,#1 ; d=1

L1: DADDI R3,R1,#-1 ; R3 = d - 1

BNEZ R3,L2 ; branch <u>b2</u> (d!=1)
...

L2:
```

9 9

. . . .

```
C code
                                               MIPS64 Assembly
                                  0000002
                                               BNEZ R1,L1
                                                                   ; branch b1 (d!=0)
if (d==0) // b1
                                  :000100<sub>2</sub>
                                               DADDI R1,R0,#1 ; d=1
   d=1;
                                  001000<sub>2</sub> L1: DADDI R3,R1,#-1 ; R3 = d - 1
if (d==1) { // b2
                                  0011002
                                               BNEZ R3,L2 ; branch <u>b2</u> (d!=1)
                                   100100<sub>2</sub> L2:
                                                   instruction addresses (hinary)
                                       9
                                        9
```

instruction addresses (binary)

consider initial values for d = 0, 1, 2:

| initial value of d | d==03 | b1 | 9 |
|--------------------|-------|----|---|
| 0                  | yes   | 7  |   |

```
      C code
      MIPS64 Assembly

      if (d==0) // b1 d=1;
      000000₂ BNEZ R1,L1 ; branch b1 (d!=0)

      if (d==1) { // b2 ...
      0001000₂ DADDI R1,R0,#1 ; d=1

      001000₂ L1: DADDI R3,R1,#-1 ; R3 = d - 1

      001100₂ BNEZ R3,L2 ; branch b2 (d!=1)

      ...
```

instruction addresses (binary)

consider initial values for d = 0, 1, 2:

| initial value of d | d==0? | b1 | [ 9 |
|--------------------|-------|----|-----|
| 0                  | yes   | 2  |     |
| 1                  | no    | Т  |     |
| 2                  | no    | Т  |     |

instruction addresses (binary)

consider initial values for d = 0, 1, 2:

| initial value of d | d==0? | b1 | value of d before b2 | d==1? | b2 |
|--------------------|-------|----|----------------------|-------|----|
| 0                  | yes   | N  | 1                    | yes   | Z  |
| 1                  | no    | Т  | 1                    | yes   | N  |
| 2                  | no    | Т  | 2                    | no    | Т  |

First, let's consider behavior of the simple  $\underline{\text{1-bit predictor}}$  from slide 14 (all table entries initialized to "not taken") if d alternates from 2 to 0: d = 2, 0, 2, 0, ...

from previous slide

across: behavior as code executes a single time

| d=? | b1 prediction | b1<br>action | new b1<br>prediction | b2<br>prediction | b2 action | prediction |
|-----|---------------|--------------|----------------------|------------------|-----------|------------|
| 2   | N             | Т            | Ť                    | N                | Τ         | Τ          |
| 0   | Т             | N            | N                    |                  | N         | -          |
| 2   |               | Т            | •                    |                  | Т         | ·          |
| 0   |               | Ν            | 1                    |                  | N         | 1          |

## Example, cont'd A: 2 B: 4

How many mispredictions?

First, let's consider behavior of the simple 1-bit predictor from slide 14 (all table entries initialized to "not taken") i alternates from 2 to 0: d = 2, 0, 2, 0, ...

E: Not sure

from previous slide

across: behavior as code executes a single time

| d=? | b1 prediction | b1<br>action | new b1 prediction | b2<br>prediction | b2 action | prediction |
|-----|---------------|--------------|-------------------|------------------|-----------|------------|
| 2   | N             | Т            | T                 | N                | Т         | Τ          |
| 0   | Т             | N            | Ν                 |                  | N         | 1          |
| 2   |               | Т            | •                 |                  | Τ         | -          |
| 0   |               | N            | I                 |                  | N         | t          |

# Example, cont's How many mispredictions? A: 2 B: 4

First, let's consider behavior of the simple 1-bit predictor from slide 14 (all table entries initialized to "not taken") i alternates from 2 to 0: d = 2, 0, 2, 0, ... from previous slide

across: behavior as code executes a single time

| d=? | b1 prediction |   | new b1 prediction | b2<br>prediction | b2 action | prediction |
|-----|---------------|---|-------------------|------------------|-----------|------------|
| 2   | N             | Т | Ť                 | N                | Τ         | Т          |
| 0   | Т             | N | N                 |                  | N         | t          |
| 2   |               | Т | -                 |                  | Т         |            |
| 0   |               | N | l                 |                  | N         | 1          |

First, let's consider behavior of the simple  $\frac{1-\text{bit predictor}}{1-\text{bit predictor}}$  from slide 14 (all table entries initialized to "not taken") if d alternates from 2 to 0: d = 2, 0, 2, 0, ...

from previous slide

across: behavior as code executes a single time

| d=? | b1 prediction | b1<br>action | new b1<br>prediction | b2<br>prediction | b2 action | prediction |
|-----|---------------|--------------|----------------------|------------------|-----------|------------|
| 2   | N             | Т            | Ť                    | N                | Τ         | Τ          |
| 0   | Т             | N            | N                    |                  | N         | -          |
| 2   |               | Т            | •                    |                  | Т         | ·          |
| 0   |               | Ν            | 1                    |                  | N         | 1          |

First, let's consider behavior of the simple  $\underline{\text{1-bit predictor}}$  from slide 14 (all table entries initialized to "not taken") if d alternates from 2 to 0: d = 2, 0, 2, 0, ...

from previous slide

across: behavior as code executes a single time

| d=> | b1 prediction |   | new b1<br>prediction | b2<br>prediction | b2 action | prediction |
|-----|---------------|---|----------------------|------------------|-----------|------------|
| 2   | N             | Т | Ť                    | N                | Т         | T          |
| 0   | Т             | N | N                    | Т                | N         | Z          |
| 2   | N             | Т | Τ                    | N                | Τ         | Т          |
| 0   | Т             | N | N                    | Т                | N         | Z          |

First, let's consider behavior of the simple <u>1-bit predictor</u> from slide 14 (all table entries initialized to "not taken") if d alternates from 2 to 0: d = 2, 0, 2, 0, ...

from previous slide

across: behavior as code executes a single time

| d=3 | b1 prediction |   | new b1 prediction | b2<br>prediction | b2 action | prediction   |
|-----|---------------|---|-------------------|------------------|-----------|--------------|
| 2   | N             | Т | T                 | N                | Τ         | <del>ب</del> |
| 0   | Т             | N | Ν                 | Т                | N         | Z            |
| 2   | N             | Т | Τ                 | N                | Τ         | Т            |
| 0   | Т             | N | N                 | Т                | N         | Z            |

down: successive passes through the example code

Always mispredicts!

#### Another look at the code...

```
C code
if (d==0) // b1
    d=1;
if (d==1) { // b2
    ...
}
```

```
MIPS64 Assembly
```

```
BNEZ R1,L1 ; branch <u>b1</u> (d!=0)

DADDI R1,R0,#1 ; d=1

L1: DADDI R3,R1,#-1 ; R3 = d - 1

BNEZ R3,L2 ; branch <u>b2</u> (d!=1)
...

L2:
```

(g

| initial value of d | d==0? | b1 | value of d before b2 | d==1? | b2 |
|--------------------|-------|----|----------------------|-------|----|
| 0                  | yes   | N  | 1                    | yes   | Z  |
| 1                  | no    | Т  | 1                    | yes   | Z  |
| 2                  | no    | Т  | 2                    | no    | Т  |

9

Note: branch b2 correlated with branch b1 (if b1 is NT, b2 is NT)

## Why Are Branch Outcomes Correlated? Answer: Affector Branches

```
x=0;
if( someCondition ) { /* branch A */
if( someOtherCondition ) { /* branch B */
if( x <= 0 ) { /* branch C */
  doSomething();
```

## A (Silly) Analogy...



- Which bus route should you take to school tomorrow?
- Goal is to get to school fastest.
- Make prediction based upon:
  - Static information (shortest bus route in km?)
  - History: Most times, route T was faster than route N.
  - Better prediction if consider additional "context": Route N better than route
     T on rainy days, but worse on sunny days.

### (Silly) Correlating Branch Predictor Analogy...

- Problem: You want to predict which bus to take to school.
- You have a feeling that the best route to take seems to depend on the weather. It rains 50% of the time and is sunny 50% of the time.
- You don't yet know it, but "route T" is usually faster than "route N" on sunny days, but is often slower than "route N" on rainy days. Perhaps there are lots of accidents on route T when it rains. You don't care why the bus is slow, you just want to make it to class on time. Besides, you're too busy studying while on the bus to notice why it is faster or slower.
- How are you ever going to notice you should predict N on rainy days, and T on sunny days?
- Solution: Keep two tables: One you record what happens on rainy days, other you record what happens on sunny days.



Was prior branch "taken"?

#### 1-Bit Branch Predictor with 1-Bit



If last branch was "not taken" and PC for branch we want to predict is 0x00...00, then prediction would be?

A: Taken, very sure

B: Taken, but not sure

C: Not sure

D: Not Taken, but not sure

E: Not Take, very sure

LI: IT (d!=1) goto L2

L2:

•••

Was prior branch "taken"?

#### 1-Bit Branch Predictor with 1-Bit



If last branch was "not taken" and PC for branch we want to predict is 0x00...00, then prediction would be?

A: Taken, very sure ✓

B: Taken, but not sure

C: Not sure

D: Not Taken, but not sure

E: Not Take, very sure

L1: IT (d!=1) goto L2

...

L2:

Was prior branch "taken"?



Was prior branch "taken"?



outcome is like "checking weather" before deciding which bus to. After actual branch outcome is known, update entry used to make prediction with actual branch outcome information.



with actual branch outcome information.

35



Was prior branch "taken"?



1-bit of "branch history" used to correlate prediction for current branch with outcome of last branch.



1-bit of "branch history" used to correlate prediction for current branch with outcome of last branch.

#### 1-Bit Predictor with 1-Bit of Correlation:



1-bit of "branch history" used to correlate prediction for current branch with outcome of last branch.

#### 1-Bit Predictor with 1-Bit of Correlation:



1-bit of "branch history" used to correlate prediction for current branch with outcome of last branch.

Consider behavior of a <u>1-bit predictor</u> with one bit of correlation history... if d alternates from 2 to 0: d = 2, 0, 2, 0, ...

from slide 29

across: behavior as code executes a single time

| _ | b1<br>prediction | 1 | new b1<br>prediction | b2<br>prediction | b2<br>action | new b2<br>prediction |
|---|------------------|---|----------------------|------------------|--------------|----------------------|
| 2 | <u>N</u> /N      | 1 | T/N                  | N/ <u>N</u>      | Т            | N/T                  |
| 0 | T/ <u>N</u>      | Ν | T/N                  |                  | N            |                      |
| 2 |                  | Т |                      |                  | Т            |                      |
| 0 |                  | N |                      |                  | N            |                      |

Consider behavior of a <u>1-bit predictor</u> with one bit alternates from 2 to 0: d = 2, 0, 2, 0, ...

How many mispredictions?

A: 2

B: 4

C: 6

D: 8

E: Not sure

from snae 2

across: behavior as code executes a single time

| _ | b1<br>prediction | 1 | new b1<br>prediction | b2<br>prediction | b2<br>action | new b2<br>prediction |
|---|------------------|---|----------------------|------------------|--------------|----------------------|
| 2 | <u>N</u> /N      | 1 | T/N                  | N/ <u>N</u>      | Т            | N/T                  |
| 0 | T/ <u>N</u>      | Ν | T/N                  |                  | N            |                      |
| 2 |                  | Т |                      |                  | Т            |                      |
| 0 |                  | N |                      |                  | N            |                      |

Consider behavior of a <u>1-bit predictor</u> with one bit alternates from 2 to 0: d = 2, 0, 2, 0, ...

How many mispredictions?

A: 2 √

B: 4

C: 6

D: 8

E: Not sure

from snae 25

across: behavior as code executes a single time

| (=p | b1<br>prediction |   | new b1<br>prediction | b2<br>prediction | b2<br>action | new b2<br>prediction |
|-----|------------------|---|----------------------|------------------|--------------|----------------------|
| 2   | <u>N</u> /N      | Τ | T/N                  | N/ <u>N</u>      | Т            | N/T                  |
| 0   | T/ <u>N</u>      | 2 | T/N                  | ı.               | N            |                      |
| 2   |                  | Τ |                      |                  | Т            |                      |
| 0   |                  | Z |                      |                  | N            |                      |

Consider behavior of a <u>1-bit predictor</u> with one bit of correlation history... if d alternates from 2 to 0: d = 2, 0, 2, 0, ...

from slide 29

across: behavior as code executes a single time

|   | b1<br>prediction | 1 | new b1<br>prediction | b2<br>prediction | b2<br>action | new b2<br>prediction |
|---|------------------|---|----------------------|------------------|--------------|----------------------|
| 2 | <u>N</u> /N      | 1 | T/N                  | N/ <u>N</u>      | Т            | N/T                  |
| 0 | T/ <u>N</u>      | Ν | T/N                  |                  | N            |                      |
| 2 |                  | Т |                      |                  | Т            |                      |
| 0 |                  | N |                      |                  | N            |                      |

Consider behavior of a <u>1-bit predictor</u> with one bit of correlation history... if d alternates from 2 to 0: d = 2, 0, 2, 0, ...

from slide 29

across: behavior as code executes a single time

| (=b | b1<br>prediction | b1<br>action | new b1<br>prediction | b2<br>prediction | \ \ \ | new b2<br>prediction |
|-----|------------------|--------------|----------------------|------------------|-------|----------------------|
| 2   | <u>N</u> /N      | Т            | T/N                  | N/ <u>N</u>      | Т     | N/T                  |
| 0   | T/ <u>N</u>      | N            | T/N                  | <u>N</u> /T      | N     | N/T                  |
| 2   | <u>T</u> /N      | Т            | T/N                  | N/ <u>T</u>      | Т     | N/T                  |
| 0   | T/ <u>N</u>      | Ν            | T/N                  | <u>N</u> /T      | N     | N/T                  |

Consider behavior of a <u>1-bit predictor</u> with one bit of correlation history... if d alternates from 2 to 0: d = 2, 0, 2, 0, ...

from slide 29

across: behavior as code executes a single time

| d=> | b1<br>prediction | b1<br>action | new b1<br>prediction | b2<br>prediction | 1 | new b2<br>prediction |
|-----|------------------|--------------|----------------------|------------------|---|----------------------|
| 2   | <u>N</u> /N      | Т            | T/N                  | N/ <u>N</u>      | Т | N/T                  |
| 0   | T/ <u>N</u>      | Ν            | T/N                  | <u>N</u> /T      | N | N/T                  |
| 2   | <u>T</u> /N      | Τ            | T/N                  | N/ <u>T</u>      | Т | N/T                  |
| 0   | T/ <u>N</u>      | Ν            | T/N                  | <u>N</u> /T      | N | N/T                  |

down: successive passes through the example code

6 out of 8 = 75% correct predictions

#### 2-bit Predictor with 1-bit of Correlation

Useful to build a predictor that uses both correlation and hysteresis.



### Affector Branches, reconsidered...

```
x=0;
if( someCondition ) { /* branch A */
if( someOtherCondition ) { /* branch B */
if( * <= 0 ) { /* branch C */
  doSomething();
```

#### Correlating against Multiple Branches

- In the last slide we saw that the outcome of branch C depended in some way upon the outcome of branch A but not Branch B.
- Instead of tracking the outcome of only the last branch and using that to choose between two tables, we will track the outcome of last N branch outcomes and use that to choose between 2<sup>N</sup> tables.
- We track the outcome of the last N branches using an N-bit shift register.









Each cycle, shift contents of this register by one bit:

In Q1 Q2 Q3 Q4







|         | In | Q1 | Q2 | Q3 | Q4 |
|---------|----|----|----|----|----|
| cycle 0 | 1  | 0  | 0  | 0  | 0  |
| cycle 1 | 0  | 1  | 0  | 0  | 0  |
| cycle 2 | 1  | 0  | 1  | 0  | 0  |



|         | In | Q1 | Q2 | Q3 | Q4 |
|---------|----|----|----|----|----|
| cycle 0 | 1  | 0  | 0  | 0  | 0  |
| cycle 1 | 0  | 1  | 0  | 0  | 0  |
| cycle 2 | 1  | 0  | 1  | 0  | 0  |
| cycle 3 | 1  | 1  | 0  | 1  | 0  |



|         | In | Q1 | Q2 | Q3 | Q4 |
|---------|----|----|----|----|----|
| cycle 0 | 1  | 0  | 0  | 0  | 0  |
| cycle 1 | 0  | 1  | 0  | 0  | 0  |
| cycle 2 | 1  | 0  | 1  | 0  | 0  |
| cycle 3 | 1  | 1  | 0  | 1  | 0  |
| cycle 4 | 0  | 1  | 1  | 0  | 1  |



|         | In | Q1 | Q2 | Q3 | Q4 |
|---------|----|----|----|----|----|
| cycle 0 | 1  | 0  | 0  | 0  | 0  |
| cycle 1 | 0  | 1  | 0  | 0  | 0  |
| cycle 2 | 1  | 0  | 1  | 0  | 0  |
| cycle 3 | 1  | 1  | 0  | 1  | 0  |
| cycle 4 | 0  | 1  | 1  | 0  | 1  |
| cycle 5 | 0  | 0  | 1  | 1  | 0  |



Each cycle, shift contents of this register by one bit:

|         | In | Q1 | Q2 | Q3 | Q4 |  |
|---------|----|----|----|----|----|--|
| cycle 0 | 1  | 0  | 0  | 0  | 0  |  |
| cycle 1 | 0  | 1  | 0  | 0  | 0  |  |
| cycle 2 | 1  | 0  | 1  | 0  | 0  |  |
| cycle 3 | 1  | 1  | 0  | 1  | 0  |  |
| cycle 4 | 0  | 1  | 1  | 0  | 1  |  |
| cycle 5 | 0  | 0  | 1  | 1  | 0  |  |

Is a 2-bit "saturating counter" the same thing as a 2-bit "shift register"?

A: Yes, very sure

B: Maybe yes

C: Not sure either way

D: Maybe no



Each cycle, shift contents of this register by one bit:

|         | In | Q1 | Q2 | Q3 | Q4 |
|---------|----|----|----|----|----|
| cycle 0 | 1  | 0  | 0  | 0  | 0  |
| cycle 1 | 0  | 1  | 0  | 0  | 0  |
| cycle 2 | 1  | 0  | 1  | 0  | 0  |
| cycle 3 | 1  | 1  | 0  | 1  | 0  |
| cycle 4 | 0  | 1  | 1  | 0  | 1  |
| cycle 5 | 0  | 0  | 1  | 1  | 0  |

Is a 2-bit "saturating counter" the same thing as a 2-bit "shift register"?

A: Yes, very sure

Maybe yes
Not sure either way

D: Maybe no



|         | In | Q1 | Q2 | Q3 | Q4 |
|---------|----|----|----|----|----|
| cycle 0 | 1  | 0  | 0  | 0  | 0  |
| cycle 1 | 0  | 1  | 0  | 0  | 0  |
| cycle 2 | 1  | 0  | 1  | 0  | 0  |
| cycle 3 | 1  | 1  | 0  | 1  | 0  |
| cycle 4 | 0  | 1  | 1  | 0  | 1  |
| cycle 5 | 0  | 0  | 1  | 1  | 0  |

Real code example from SPEC89 benchmark "eqnott":

```
if( aa==2 )
        aa=0;
if( bb==2 )
        bb=0;
if( aa!=bb ) {

    goal: want better
    prediction for
    this branch
```





Real code example from SPEC89 benchmark "eqnott":

```
if( aa==2 )
    aa=0;
if( bb==2 )
    bb=0;
if( aa!=bb ) {
```

True or False? The 2-bit global branch history in the figure is a saturating counter?

- A: True, I'm very certain
- B: True, but I'm not certain
- C: Not sure
- D: False, but I'm not certain





Real code example from SPEC89 benchmark "eqnott":

```
if( aa==2 )
    aa=0;
if( bb==2 )
    bb=0;
if( aa!=bb ) {
```

True or False? The 2-bit global branch history in the figure is a saturating counter?

- A: True, I'm very certain
- B: True, but I'm not certain
- C: Not sure
- D: False, but I'm not certain





Real code example from SPEC89 benchmark "eqnott":

```
if( aa==2 )
        aa=0;
if( bb==2 )
        bb=0;
if( aa!=bb ) {

    goal: want better
    prediction for
    this branch
```





Real code example from SPEC89 benchmark "eqnott":

```
if( aa==2 )
        aa=0;
if( bb==2 )
        bb=0;
if( aa!=bb ) {

    goal: want better
    prediction for
    this branch
```



Global branch history = **shift register** (recall from 353) "Shift in" branch outcomes of **earlier** branches.



Real code example from SPEC89 benchmark "eqnott":

```
if( aa==2 )
    aa=0;
if( bb==2 )
    bb=0;
if( aa!=bb ) {
```

True or False? A 2-bit saturating counter tracks the outcome of the two most recent branches.

- A: True, I'm very certain
- B: True, but I'm not certain
- C: Not sure
- D: False, but I'm not certain



**egister** (recall from s of **earlier** branches.



Real code example from SPEC89 benchmark "eqnott":

```
if( aa==2 )
    aa=0;
if( bb==2 )
    bb=0;
if( aa!=bb ) {
```

True or False? A 2-bit saturating counter tracks the outcome of the two most recent branches.

- A: True, I'm very certain
- B: True, but I'm not certain
- C: Not sure
- D: False, but I'm not certain



**egister** (recall from s of **earlier** branches.



Real code example from SPEC89 benchmark "eqnott":

```
if( aa==2 )
        aa=0;
if( bb==2 )
        bb=0;
if( aa!=bb ) {

    goal: want better
    prediction for
    this branch
```



Global branch history = **shift register** (recall from 353) "Shift in" branch outcomes of **earlier** branches.



#### Track outcome of 3-branches





Which is "correct" one to use?

#### Better Use of Silicon Area

- Increasing the number of bits of history causes area of table to grow exponentially.
- Better approach is to "hash" PC and global branch history (GBH) bits together using bit-wise XOR (in C, "^" operator).
- This is known as the "GShare" branch predictor



#### Pentium M Branch Predictor



Intel/AMD tend not to disclose many details about their branch predictors

It is possible to infer structure of branch predictor using "microbenchmarks".

The figure is from a recent academic paper. The authors determined this structure by running microbenchmarks on the Pentium M and using VTune.



### Summary of Slide Set 8

- Branch prediction is motivated by need to keep pipeline filled with instructions. This is especially important for processors that use out-of-order execution and deep pipelines. It motivates significant investment of silicon area.
- A 1-bit predictor uses the last outcome of a branch to predict the next outcome.
- A 2-bit predictor uses a state machine. The current state indicates the prediction. The outcome determines the next state.
- A correlating branch predictor uses information about other branch outcomes when making a prediction about the current branch.